Hierarchy Input Constant Input Unused Input Floating Input Output Constant Output Unused Output Floating Output Bidir Constant Bidir Unused Bidir Input only Bidir Output only Bidir
u0|rst_controller|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
u0|rst_controller|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
u0|rst_controller 33 30 0 30 2 30 30 30 0 0 0 0 0
u0|irq_mapper 3 31 2 31 32 31 31 31 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_mux_001|arb|adder 32 16 0 16 16 16 16 16 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_mux_001|arb 12 0 4 0 8 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_mux_001 827 0 0 0 111 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_mux|arb|adder 8 4 0 4 4 4 4 4 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_mux|arb 6 0 4 0 2 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_mux 209 0 0 0 105 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux_007 106 1 2 1 104 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux_006 106 1 2 1 104 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux_005 106 1 2 1 104 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux_004 106 1 2 1 104 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux_003 106 1 2 1 104 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux_002 106 1 2 1 104 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux_001 107 4 2 4 207 4 4 4 0 0 0 0 0
u0|mm_interconnect_0|rsp_xbar_demux 107 4 2 4 207 4 4 4 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_007 106 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_006 106 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_005 106 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_004 106 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_003 106 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_002 106 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_001|arb|adder 8 2 0 2 4 2 2 2 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_001|arb 6 0 1 0 2 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux_001 209 0 0 0 105 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux|arb|adder 8 2 0 2 4 2 2 2 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux|arb 6 0 1 0 2 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_mux 209 0 0 0 105 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_demux_001 113 64 2 64 825 64 64 64 0 0 0 0 0
u0|mm_interconnect_0|cmd_xbar_demux 107 4 2 4 207 4 4 4 0 0 0 0 0
u0|mm_interconnect_0|id_router_007|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router_007 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|id_router_006|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router_006 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|id_router_005|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router_005 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|id_router_004|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router_004 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|id_router_003|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router_003 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|id_router_002|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router_002 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|id_router_001|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router_001 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|id_router|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|id_router 98 0 2 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|addr_router_001|the_default_decode 0 11 0 11 11 11 11 11 0 0 0 0 0
u0|mm_interconnect_0|addr_router_001 98 0 5 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|addr_router|the_default_decode 0 11 0 11 11 11 11 11 0 0 0 0 0
u0|mm_interconnect_0|addr_router 98 0 5 0 104 0 0 0 0 0 0 0 0
u0|mm_interconnect_0|slide_s1_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|slide_s1_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|slide_s1_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|push_s1_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|push_s1_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|push_s1_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|set_hour_s1_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|set_hour_s1_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|set_hour_s1_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|set_minite_s1_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|set_minite_s1_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|set_minite_s1_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|set_sec_s1_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|set_sec_s1_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|set_sec_s1_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|jtag_uart_0_avalon_jtag_slave_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|jtag_uart_0_avalon_jtag_slave_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|jtag_uart_0_avalon_jtag_slave_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|onchip_memory2_0_s1_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|onchip_memory2_0_s1_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|onchip_memory2_0_s1_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_jtag_debug_module_translator_avalon_universal_slave_0_agent_rsp_fifo 138 39 0 39 97 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_jtag_debug_module_translator_avalon_universal_slave_0_agent|uncompressor 32 1 0 1 30 1 1 1 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_jtag_debug_module_translator_avalon_universal_slave_0_agent 276 39 45 39 288 39 39 39 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_data_master_translator_avalon_universal_master_0_agent 166 38 71 38 130 38 38 38 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_instruction_master_translator_avalon_universal_master_0_agent 166 38 71 38 130 38 38 38 0 0 0 0 0
u0|mm_interconnect_0|slide_s1_translator 100 7 17 7 36 7 7 7 0 0 0 0 0
u0|mm_interconnect_0|push_s1_translator 100 7 17 7 36 7 7 7 0 0 0 0 0
u0|mm_interconnect_0|set_hour_s1_translator 100 7 17 7 70 7 7 7 0 0 0 0 0
u0|mm_interconnect_0|set_minite_s1_translator 100 7 17 7 70 7 7 7 0 0 0 0 0
u0|mm_interconnect_0|set_sec_s1_translator 100 7 17 7 70 7 7 7 0 0 0 0 0
u0|mm_interconnect_0|jtag_uart_0_avalon_jtag_slave_translator 100 6 18 6 70 6 6 6 0 0 0 0 0
u0|mm_interconnect_0|onchip_memory2_0_s1_translator 100 8 4 8 85 8 8 8 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_jtag_debug_module_translator 100 6 7 6 82 6 6 6 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_data_master_translator 101 13 0 13 92 13 13 13 0 0 0 0 0
u0|mm_interconnect_0|nios2_qsys_0_instruction_master_translator 101 52 0 52 92 52 52 52 0 0 0 0 0
u0|mm_interconnect_0 332 0 0 0 313 0 0 0 0 0 0 0 0
u0|slide 6 0 0 0 32 0 0 0 0 0 0 0 0
u0|push 6 0 0 0 32 0 0 0 0 0 0 0 0
u0|set_hour 38 27 27 27 37 27 27 27 0 0 0 0 0
u0|set_minite 38 26 26 26 38 26 26 26 0 0 0 0 0
u0|set_sec 38 26 26 26 38 26 26 26 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|wr_ptr 4 0 0 0 6 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|rd_ptr_count 4 0 0 0 6 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|FIFOram|altsyncram1 24 0 0 0 8 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|FIFOram 24 0 0 0 8 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|fifo_state|count_usedw 5 0 0 0 6 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|fifo_state 5 0 0 0 8 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo 13 0 0 0 16 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r|rfifo|auto_generated 12 0 0 0 16 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_r 13 0 1 0 16 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|wr_ptr 4 0 0 0 6 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|rd_ptr_count 4 0 0 0 6 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|FIFOram|altsyncram1 24 0 0 0 8 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|FIFOram 24 0 0 0 8 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|fifo_state|count_usedw 5 0 0 0 6 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|fifo_state 5 0 0 0 8 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo 13 0 0 0 16 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w|wfifo|auto_generated 12 0 0 0 16 0 0 0 0 0 0 0 0
u0|jtag_uart_0|the_nios2e_jtag_uart_0_scfifo_w 12 0 0 0 16 0 0 0 0 0 0 0 0
u0|jtag_uart_0 38 10 23 10 34 10 10 10 0 0 0 0 0
u0|onchip_memory2_0|the_altsyncram|auto_generated 51 0 0 0 32 0 0 0 0 0 0 0 0
u0|onchip_memory2_0 54 0 1 0 32 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_jtag_debug_module_wrapper|the_nios2e_nios2_qsys_0_jtag_debug_module_sysclk 43 0 0 0 51 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_jtag_debug_module_wrapper|the_nios2e_nios2_qsys_0_jtag_debug_module_tck 130 0 1 0 43 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_jtag_debug_module_wrapper 123 0 0 0 53 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_im 97 36 93 36 48 36 36 36 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_pib 39 20 38 20 19 20 20 20 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_fifo|the_nios2e_nios2_qsys_0_oci_test_bench 36 0 36 0 0 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_fifo|the_nios2e_nios2_qsys_0_nios2_oci_fifo_cnt_inc 5 0 0 0 5 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_fifo|the_nios2e_nios2_qsys_0_nios2_oci_fifo_wrptr_inc 4 2 0 2 4 2 2 2 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_fifo|the_nios2e_nios2_qsys_0_nios2_oci_compute_input_tm_cnt 3 0 0 0 2 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_fifo 151 0 65 0 36 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_dtrace|nios2e_nios2_qsys_0_nios2_oci_trc_ctrl_td_mode 9 0 6 0 4 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_dtrace 101 0 90 0 72 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_itrace 25 17 23 17 87 17 17 17 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_dbrk 86 0 0 0 90 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_xbrk 52 5 49 5 6 5 5 5 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_break 52 36 6 36 71 36 36 36 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_avalon_reg 48 0 29 0 68 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_ocimem|nios2e_nios2_qsys_0_ociram_sp_ram|the_altsyncram|auto_generated 47 0 0 0 32 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_ocimem|nios2e_nios2_qsys_0_ociram_sp_ram 47 0 0 0 32 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_ocimem 92 0 6 0 65 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci|the_nios2e_nios2_qsys_0_nios2_oci_debug 50 1 30 1 7 1 1 1 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_nios2_oci 154 0 0 0 69 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|nios2e_nios2_qsys_0_register_bank_b|the_altsyncram|auto_generated 44 0 0 0 32 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|nios2e_nios2_qsys_0_register_bank_b 44 0 0 0 32 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|nios2e_nios2_qsys_0_register_bank_a|the_altsyncram|auto_generated 44 0 0 0 32 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|nios2e_nios2_qsys_0_register_bank_a 44 0 0 0 32 0 0 0 0 0 0 0 0
u0|nios2_qsys_0|the_nios2e_nios2_qsys_0_test_bench 266 3 232 3 33 3 3 3 0 0 0 0 0
u0|nios2_qsys_0 149 0 31 0 106 0 0 0 0 0 0 0 0
u0 5 0 0 0 17 0 0 0 0 0 0 0 0